## Inotherchion cycle

or instanction and newsony due from memory and to even it, constatute and Instantion Cycle.

An instanction cycle consists of Fetch cycle and enemte cycle listanction cycle = Fetch cycle + Enemte cycle.

retch Cycle.

To tetch cycle, a con telechus optwell toom memory. The necessare steeps which one carried out to tetch an 'opcocle' thom memory constitute a tetch cycle

The first byte of on instruction is operate on instruction many be more team i byte long. The other bytes are aluta a operand addition the program counter been track of instruction entireton. In the beginning of a fet-clu Cycle. Content of program counter, which is the addition of memory tocation where operate is awantable; is send to the memory the memory places the operation the databas. So as to remove It to the Con-the entire operation of telching on operation takes a clockeydes (I for enemtion

Freente Cycle.

The newscory steps which are considered ont to get data, it any those the memory brokets perform the spentile opera. Specifical in an instruction, constitute an enumbron exper

The opence tetched from memory goes to the cloud Register (pala laddess buffer) than to last the hor sugister in From in it goes to the devolus currity within the Mo which clevels the linstantion of the most photon that enemtion begins it the openal. Is in the general propore Registus, enembers is conmultiplely beiformed it takes I clock cycle (devoluterientron). It the instruction continues data or operand orderes which are ships the memory, the epu has to perform some read operation to gut the distrible data some write cycles are also be perform to sond data from con to memory or of o device.

So enembers cycle = Read twente or read or write.





machine cycle

The necessary 3/2p3 contried out to perform the operation of accessing either memory or 1/0 druce, constituté a malhine Cycle. In other words, necessary steeps carried out to perform a fetch, a read or write operation constitute à mouhance yeli.

machine cycle - one basie operation such as operate selech, mennery read, mennery while ITO read or I/o write is performed. An instantion cycle consist of several mailmine Cyclis

9-3/2012 / state

one subdivision of on operation, performed in one clock cycle 13 called a statú or 9 state que substivisions are. Syneluonozed with system clock.

Instruction & Dala How a flow of Instanction west Copcoele)



to Ro. A group of & bits is called a byte. Data and instructions for computers are specifical up byte to Rms.

The word (ength' of a computer is the number of bits it homelles at a time. Two kinds of words, namely construction word (opcode) and data word are processed cherry on this time know eyele.

In the beginning of a belch eyele, the content of pe is thoustered to MAR. The content of MAR 13 thamsberred to memory through adelless bus By sending certain control signal; to the memory the top also indicates that it wants to reach the content of memory, The decoder circuitay in the memory is achivalted and the memory industines when 14 to be done.

Then the memory sends operate to the mn eroprocessor through the data bus. The operate first comes in MDR. The operate is them place in the instanction begister (IR). The instanction is decoder and It is ensured finally pe is consumented

b. Flow ut claba world.



The enembron of an instruction requires the flow of a data word in the most of the instructions. The flow of a data word is shown in figure in data word is sequenced. Either from memory or input device The data word. Hows to the processor. through databas and is placed in the accumulation or my other feneral prepose rigister. depending upon the instruction of the propose resultion of a program result is placed in memory or sent to on output device when data word is written into the memory, It is also held in more into the memory, It is also held in more into the memory, It is also held in more into the memory, It is also held in more into the memory, It is also held in more into

. Other cong whoghim

The new 88 day slops owthich are coaled out to a machine cycle con be represented graphically such a stoppingal representation to called terming diorgeom.

otiming biagrom for speode Fetch cycle

9, 9273 and 94 are consecutive 4 clock cycles. The microprocesso. issues a low I of the inch entre that it would to make commication, with the memory ogonio the mosoprocusor sends out high so ands; Signals to Endicate that it is going to perform betch operation burning the first clock cycle, 7, the mp sends out odeless of the memory localnoo where the operale is available. The 16 616memory orderess is sent through the address bus is and ordelless/balabus Ab. The 8 MSBS of the remory ordelless are sert over A Ens omel 8 L8Bs of the menenopy relolies over DD bus Since the AD ours us nucled to transfer data during subsequentclock Cyclis, M 18 18801 en time multiplexed mode. Therefore i't has to be made aventable to carry data during 1/2 and 9,3 To accomplish this the mp souls and ALT Caeleless latch enab: to latch the 8 L8B , 03 the mory alloless either in the manuery 07 om Enternal latch so that the compositie 1661 to osletuss may be own libre in the subsequent clock cycles. Duerong 92, the DO but becomes Rearly to cally data. In 92, the Mp hakes AD low. Now managey gets the opcode from the specifical onemaky location onel places 17- on the databas. During 73 the opcode is placed on 1987 thus hon registre (19). The memory is clienter

tomen RD goes high drawing 73. The tetch cycle is compolded.
by &. The opcode is decoded in 74.



to memory read eyele, then mp secols the content of the memory, lo eadnon. In their cycle 101m goes low inclicating that the contents is for memory. If and so are set to 1 and o perspectively. To a fearl operation. On the additions have by - A, 5 the 8 ms as of the mostly additions of the data are sent on pro-Boy. Directly of 138 so of the data are sent on pro-Boy. Directly 72, 8 188 so of the data are sent on pro-Boy. Directly 72, 8 188 so of the addition are sent on pro-Boy. Directly 72, 8 188 so of the addition of the old by - Bo, are made three for data themsomession. No goes low in 92 to enable the inemory. John second operation over data to placed on data bus.

Diving 53 the data enters into the Cou. In 93 50 for by med disables the memory, memory second continues a cincle cycles.



to emory write

In a memory wante cycle the con souls clave thoo accomplation of any other signature to the memory. The status signals so s, are I and a respectively to a contite operation with goes low in 12. Condicating that white operation to be performed being 72. The AD bus is not disable. But the day in to be sent out to the memory 13 placed on the AD bus. As soon as with goes high in 73 the wante operation as terminaled.



Clo sead

In an 10 fearl cycle the mesophocissor hools the data anomalies at an input post on upput device. The data is placed in the accumulation. An 10 hood cycle is similar to memory read cycle The only difference between a monory read cycle and in 10 read cycle in that the signal 10/m goes how in case of 10 read. It indicates that the adeless on the A bus is for an input device. In case of 10 device on 10 post adeless is only 8 bits long and. Therefore, the adeless of 20 device is displicated on 60th B and he buses It requires 3 machine cycles for enemtion.



In om 210 white cycle, the consends data to om 110 por on 210 days con from the accomplator in consent P10 white cycle 20/m 2003 high mobicating that the additions sent one by the CDM 13 for 210 device on Distress one of D10 bore.



Adoless space Poulnhoning

Intel 8085 uses a 16 bit wide adduss ins box addussing memories and 2/0 devices. Using 16 bit wich adduss ins 18 com areas 216:641813 of memory and 1/0 devices. The 6412 addusses are are assigned to memory and 1/0 devices for addusses are are assigned to memory and 1/0 devices box addulesing.

The 2 8 Chenes to a allocation of addresses to numory 42/6 devices.

- 1. memory mapped 2/0
- 2. 2/0 mapped I/o ( periphual mapped 2/0

menuory mapped Ilo

In memory mapped to schine, three is only one address space.

address space is defined as the set of all possible addresses that a mirroprocessor can generate sone addresses are assigned to memories and some addresses to 10 devices on 20 device to device as a memory location and one address is not 20 device to 11.

To thensfur data bet noted rope and I to devices, ministry helated instanctions such as 20A, 39B etc and one noty. Control signals motion and motion one used. The inverse processor construments with an I/O device as if it were one of the memory to calmons.

9 : 998 80004

if on the divide, instead of a remong signstants consucted, at the medical secundation contents will be transferred to the off divide.

In this schene all cloud + Ramister instantions of the up combe used for memory as well as 210 divice.

I o mapped 210 C peripheal mapped 210

In this type of I to, the rope uses 8 ordaless lines to which is a 15 bit numbering system for 1/0's used in conjunction with 1/0 omel 0/p instantions. This is also known as I to space. Separation them memory spoke, which is a 15 bit numbering system.

The 8 aeldress. When can have 256 (28 combinations).

addresses this in p a com countrity 256 (/n devices and 256 0/p and 0/p devices are deffectivated by control signals.

C/p and 0/p devices are deffectivated by control signals.

The inp is dises I/o read control for c/p devices and

2/o write control signals for 0/p devices. The entire range of 100 addresses farm 301+ to \$\mathcal{E}\$ 1 13 snows is \$P/b map and conditional addresses are referred to as \$1/p always addresses or \$2/b post minbus

| Comp | Mison |
|------|-------|
|------|-------|

| Corop                              | 00000                                                            |                                                          |
|------------------------------------|------------------------------------------------------------------|----------------------------------------------------------|
| chevalteristies                    | rnemiory rnapped                                                 | 11s mappeel.<br>20                                       |
| 1. Device addless                  | 16 61 6                                                          | 8 612-                                                   |
| 2. Cont-201 signals for i/p & 0/10 | MEMR, MEMW                                                       | TOR, TOW                                                 |
| 3. Mathemetrons onomtable          | 87A, LDA, 2DAX, 37AX mov m, R, AD m el-                          | 1x1 & 007                                                |
| 4. bala themster                   | Between and Rigister and 1/0                                     | only between I/o and accomulator                         |
| 5. Moormim rus of Iros possible    | Showell between 2/0's onel 8/m memory                            | 256 1/p devices<br>6 256 Of p devices<br>combe commented |
| 3. Exemplon speed                  | 13-78tahos<br>7-78tahos                                          | 10-9 stalus                                              |
| 7. Hardware Reginsants             | more havelware needed to deep she to deep she 15 fet ordelers so | les s house were neede<br>to drevele 861+<br>address.    |

.

| 3          |                              |           | αc      |                           |
|------------|------------------------------|-----------|---------|---------------------------|
| 7          | add with Carr                | DCX SF    |         | - 5                       |
| TOT II CI  | Add with carry               | DI        | Fω      | Disable Interrupts        |
| ADC r 8F   | Add with Carry               | 편<br>H    | FB      | Enable Interrupts         |
|            | E Add with Carry to Memory   | HLT       | 76      | Halt                      |
| ADD r 87   | 7 Add                        | d NI      | DΒ      | Input                     |
| ADD M 86   | 6 Add to Memory              | 70        | 3C      | Increment                 |
| ADI n   C6 | 6 Add Immediate              |           | 30      | Increment Memory          |
| ANA r A7   | AND Accumulator              |           | 03      | Increment BC              |
| ANA M A6   | 6 AND Accumulator and Memory |           | 13      | Increment DE              |
| ANI n E6   | 6 AND Immediate              |           | 23      | Increment HL              |
| CALL a CD  | D Call unconditional         |           | သ       | Increment Stack Pointer   |
| cca Dc     | C Call on Carry              |           | ω       | Jump unconditional        |
| CM a FC    | C Call on Minus              | Ø         |         |                           |
| CMA 2F     | F   Complement Accumulator   |           | ;e.;    | Jump on Minus             |
| CMC 3F     | F Complement Carry           | JNC a     | D2      | Jump on No Carry          |
| CMP r BF   | Compare                      | JNZ a     | C2      | Jump on No Zero           |
| CMP ii BF  | Compare wit                  | JP a      | F2      | Jump on Plus              |
| CNC a D4   | Call on No C                 | JPE a     | E)      | Jump on Parity Even       |
| CNZ a C4   | 4 Call on No Zero            | JPO a     | 王2      | Jump on Parity Odd        |
| CP a F4    | Call on Plus                 | JZ a      | CA      | Jump on Zero              |
| CPE a EC   | Call on                      | -         | 3       | _                         |
| CPI n FE   | Compare Immedia              | LDAX B    | ¥0      | Load Accumulator indirect |
| CPO a E4   | 4 Call on Parity Odd         | LDAX D    | 12      | Load Accumulator indirect |
| <b>20</b>  | Call on Zero                 | LHLD a    | 24      | Load HL Direct :          |
| DAA 27     | Decimal Adjust Ac            | LXI B, nn | 01      |                           |
| DAD B   09 | Double Add BC to             |           | 11      | Load Immediate DE         |
| DAD D 19   | Double Add DE to             |           | 21      | 円                         |
|            | Double Add HL to             |           | 31      | Load Immediate Stack Ptr  |
| DAD SP 39  | 9 Double Add SP to HL        | K L       | 7,4     | to                        |
| DCR r 3D   | D Decrement                  | Į,        | 77      | Move register to Memory   |
|            | 5 Decrement Memory           |           | 구<br>[편 | Move Memory to register   |
| DCX B OB   |                              |           | 3<br>F  |                           |
| DCX D 1B   | Decrement                    | 1         |         |                           |
|            | Decrement                    | ĮZ Į      | 36      |                           |

